Paper Title:
A New N-Fold Flip-Flop with Output Enable
Authors:
Mounir Zid1, Carlo Pistritto2, Rached Tourki1 and Alberto Scandurra2
1University of Monastir, Tunisia and 2On Chip Communication Systems, Italy
With the evolution of the semiconductor industry and the continuous growing demands for high performance VLSI circuit, the aggressive scaling in feature size and high integration density along with the high operating frequencies make power consumption and digital noise in modern analog and digital devices one of the top concerns of Very Large Scale Integration (VLSI) circuit design. In this paper we delve into the design of n-fold flip-flops with output enable. A new n-fold flip-flop exploiting the clock gating technique for both outputs enabling and power saving is presented. To evaluate its performance, an octal flip-flop was built according to the new proposed structure and compared to the main octal flip-flops used today. The different flip-flops were implemented in STMicroelectronics 65 nm process technology and simulated for the worst case condition where the switching activity is maximal. Post layout simulation showed that the new circuit provides the same functional performances as conventional solutions with significantly less power consumption, area and digital noise.
KEYWORDS
Flip-flops; Output enabling; Low power design; Clock gating
Volume URL: https://wireilla.com/ijesa/vol3.html
#Audio #AC97 #controller #Embedded #system #FPGA #MicroBlaze #Power #consumption #System #on #Chip #SoC #OpenCores #OpenRISC #researchpapers #cfp #researchers #phdstudent #education #learning #online #researchscholar #journalpaper #submission #journalsubmission #engineeringexcellence #techcommunity #devops #agilemethodology

No comments:
Post a Comment